Project 1

Yıldız Alara Köymen 2453389

### TABLE OF CONTENTS

- 1.1: Introduction: Page 3
- 1.2: Preliminary Work: Logic Unit: Page 4
- 1.3 Preliminary Work: Bakery Profit Calculator: Page 19
- 1.4 Conclusion: Page 33

#### Logic Design

#### 1.1 Introduction

This experiment is an introduction to logic design. Our first objective in section 1.2.1 is to design a logic unit. This logic unit has two inputs and eight outputs consisting of eight operations: and, or, nand, nor, xor, xnor, not A and not B. These are the basic gates we have learned during the course. We used structural code for each logic gate and later simulated them using MODELSIM. The MODELSIM simulation helped us to abstract and find out whether the code was working correctly or not.

In section 1.2.2 we were asked to design a bakery profit calculator. This calculator must work based on the rules made for the bakery. For example, it is not possible for the bakery to produce more than two kinds of pastries. Based on rules such as this we drew a truth table, putting don't cares for impossible cases. Then the Karnaugh map method was used to find an equation. This formula created a base line for us to draw a schematic and code the Verilog HDL code necessary for the design.

#### Logic Design

### 1.2 Preliminary Work: Logic Unit

- 1. For the logic gates given below.
  - i. Derive the truth table and Boolean expression for each logic gate.
  - ii. Draw the corresponding logic schematics for all
     gates.







| TP | OR:  | The or  | gat | te or | nly ret | turi | ns | fals | se i: | f all | the  | values        |
|----|------|---------|-----|-------|---------|------|----|------|-------|-------|------|---------------|
|    | are  | false.  | We  | can   | think   | of   | it | as   | the   | exist | tent | values<br>ial |
|    | quar | ntifier | •   |       |         |      |    |      |       |       |      |               |

| 7    | NAND: | The   | nanc  | d gat | te is | the | inv | <i>j</i> ers | se d | of th | ne and | d             |
|------|-------|-------|-------|-------|-------|-----|-----|--------------|------|-------|--------|---------------|
| 1 p- | state | ment. | . We  | can   | think | of  | it  | as           | an   | and   | gate   | d<br>followed |
|      | by a  | not ç | gate. |       |       |     |     |              |      |       |        |               |

### Logic Design



NOR: The nor gate is the inverse of the or statement. We can think of it as an or gate followed by a not gate.



XOR: The xor gate will return false if both the inputs are the same.



 $\underline{\text{XNOR:}}$  The xnor gate will return false if both the inputs are different. We can think of it as a xor gate with a not gate after it.

2.

i. Write a structural Verilog code for each logic gate and simulate using Modelsim. In your report show your simulation outputs.

To write a structural code we need to implement the lower-level sub systems already included in Quartus. This means that instead of assigning a desired outcome to an output, these logic functions are used instead. For example, while writing the module not\_gate we are required to use the not(output, input) function. This situation is paralleled for the other structural codes written for this question. To achieve the structural method we used these functions for each module:

```
module not_gate: not(output, input)
module and_gate: and(output, input)
module or_gate: or(output, input)
module nand_gate: nand(output, input)
module nor_gate: nor(output, input)
module xor_gate: xor(output, input)
module xnor gate: xnor(output, input)
```

After writing the desired code for each gate, MODELSIM was a must to simulate them. Before the simulation we needed to write testbench codes for the gates. The testbench generates the input conditions and drives them into the ports of the DUT. DUT stands for Device Under Test. reg and wire is used for testbench codes instead of input and output as the outputs don't store any value during simulation. The output value is driven by the DUT not the testbench. In essence, An initial block drives in a series of stimulus patterns that are written resembling a truth table. #100 written on each line means that every stimulus pattern is driven for one hundred pico second intervals. MODELSIM takes these input patterns and simulates the gates. We can observe the waveforms to see if the outputs are accurate. We can use this information to confirm the truth tables we drew for 1.i.

### NOT GATE:

```
module not_gate(x1, f); //structural code

module not_gate(x1, f); //structural code

utput f;
input x1;

not (f,x1);

endmodule
```

#### NOT GATE TESTBENCH:

```
2
  module not gate testbench();
3
4
  reg x1 TB;
5
  wire f TB;
6
7
  not gate DUT(x1 TB, f TB);
8
9
  initial
0
1 🖪
      begin
2
3
         x1 TB = 1'b0; #100;
         x1^{TB} = 1'b1; #100;
4
5
6
      end
7
  endmodule
```

#### NOT GATE MODELSIM TESTBENCH SIMULATION:





The input x1 and the output are accurate for the truth table. While the input is 0 the output is 1, while the input is 1, the output is 0.

#### AND GATE:

```
module and_gate(x1, x2, f); //structural code
module and_gate(x1, x2, f); //structural code
input x1, x2;
output f;
and(f, x1, x2);
endmodule
```

#### AND GATE TESTBENCH:

```
2
  module and gate testbench();
3
4
  reg x1 TB, x2 TB;
6
  wire f TB;
8
  and gate DUT(x1 TB, x2 TB, f TB);
9
0
  initial
1
2 =
      begin
3
4
         x1 TB = 1'b0; x2 TB = 1'b0; #100;
5
         x1 TB = 1'b0; x2 TB = 1'b1; #100;
         x1^{TB} = 1'b1; x2^{TB} = 1'b0; #100;
6
7
         x1^{TB} = 1'b1; x2^{TB} = 1'b1; #100;
8
9
      end
0
21
  endmodule
```

#### AND GATE MODELSIM TESTBENCH SIMULATION:





The output was only 1 during the 300 - 400 PS mark when both the inputs were 1.

#### OR GATE:

```
module or_gate(x1, x2, f); //structural code
input x1, x2;

output f;

or(f, x1, x2);

endmodule
```

#### OR GATE TESTBENCH:

```
2
 module or gate testbench();
3
  reg x1 TB, x2 TB;
6
  wire f TB;
8
  or gate DUT(x1 TB, x2 TB, f TB);
9
0
  initial
.1
.2 =
     begin
3
4
         x1 TB = 1'b0; x2 TB = 1'b0; #100;
5
         x1^{TB} = 1'b0; x2^{TB} = 1'b1; #100;
         x1_TB = 1'b1; x2_TB = 1'b0; #100;
6
7
         x1 TB = 1'b1; x2 TB = 1'b1; #100;
8
9
      end
0
 endmodule
```

#### OR GATE MODELSIM TESTBENCH SIMULATION:





The output was only 0 during the 0 - 100 PS mark when both the inputs were 0.

#### NAND GATE:

```
module nand_gate(x1, x2, f); //structural code
input x1, x2;
output f;
nand(f, x1, x2);
endmodule
```

#### NAND GATE TESTBENCH:

```
2 module nand_gate_testbench();
3
4
 reg x1 TB, x2 TB;
5
6
 wire f TB;
7
8
  nand gate DUT(x1 TB, x2 TB, f TB);
0
  initial
1
2 =
     begin
3
4
         x1 TB = 1'b0; x2 TB = 1'b0; #100;
         x1^TB = 1'b0; x2^TB = 1'b1; #100;
5
6
         x1 TB = 1'b1; x2 TB = 1'b0; #100;
7
         x1 TB = 1'b1; x2 TB = 1'b1; #100;
8
9
     end
0
  endmodule
```

#### NAND GATE MODELSIM TESTBENCH SIMULATION:





The output was only 0 during the 300 - 400 PS mark when both the inputs were 1.

#### Logic Design

### NOR GATE:

```
module nor_gate(x1, x2, f); //structural code
input x1, x2;
output f;
nor(f, x1, x2);
endmodule
```

#### NOR GATE TESTBENCH:

```
2 module nor gate testbench();
3
4
 reg x1 TB, x2 TB;
6
  wire f TB;
8
  nor gate DUT(x1 TB, x2 TB, f TB);
9
0
 initial
1
.2 =
     begin
3
4
         x1 TB = 1'b0; x2 TB = 1'b0; #100;
         x1_{TB} = 1'b0; x2_{TB} = 1'b1; #100;
5
6
         x1 TB = 1'b1; x2 TB = 1'b0; #100;
7
         x1 TB = 1'b1; x2 TB = 1'b1; #100;
8
9
      end
0
  endmodule
```

#### NOR GATE MODELSIM TESTBENCH SIMULATION:





The output was only 1 during the 0 - 100 PS mark when both the inputs were 0.

#### XOR GATE:

```
module xor_gate(x1, x2, f); //structural code
input x1, x2;
output f;

xor(f, x1, x2);
endmodule
```

#### XOR GATE TESTBENCH:

```
module xor gate testbench();
  reg x1 TB, x2 TB;
6
 wire f TB;
8
  xor_gate DUT(x1_TB, x2 TB, f TB);
0
  initial
1
.2 =
      begin
.3
4
         x1 TB = 1'b0; x2 TB = 1'b0; #100;
5
         x1 TB = 1'b0; x2 TB = 1'b1; #100;
6
         x1 TB = 1'b1; x2 TB = 1'b0; #100;
7
         x1^{TB} = 1'b1; x2^{TB} = 1'b1; #100;
8
9
      end
20
21 endmodule
```

#### XOR GATE MODELSIM TESTBENCH SIMULATION:





The outputs were 1 during the 100 - 200 mark when the inputs were 0.1 and the 200 - 300 mark when the inputs were 1.0.

#### Logic Design

#### XNOR GATE:

```
module xnor_gate(x1, x2, f); //structural code
input x1, x2;
output f;

xnor(f, x1, x2);
endmodule
```

#### XNOR GATE TESTBENCH:

```
2
  module xnor gate testbench();
3
4
  reg x1 TB, x2 TB;
6
  wire f TB;
8
  xnor gate DUT(x1 TB, x2 TB, f TB);
9
0
  initial
.1
2
      begin
3
4
         x1 TB = 1'b0; x2 TB = 1'b0; #100;
         x1^{T}B = 1'b0; x2^{T}B = 1'b1; #100;
5
6
         x1 TB = 1'b1; x2 TB = 1'b0; #100;
7
         x1 TB = 1'b1; x2 TB = 1'b1; #100;
8
9
      end
0.5
   endmodule
21
```

#### XNOR GATE MODELSIM TESTBENCH SIMULATION:





The outputs were 1 during the 0-100~mark when the inputs were 0.0~and the 300-400~mark when the inputs were 1.1.

### Logic Design

3. Write a structural Verilog code and implement all logic gates together as depicted in figure, simulate your design, and verify the functionality using Modelsim. Compare your results with 1.i and 1.ii. This implementation will then be used in PROJECT 2 as logic unit



#### LOGIC UNIT STRUCTURAL VERILOG CODE:

```
module logic_unit(A, B, and_out, or_out, nand_out, nor_out, xor_out, xnor_out, Anot_out, Bnot_out);
3
4
  input A, B;
  output and out, or out, nand out, nor out, xor out, xnor out, Anot out, Bnot out;
  and(and_out, A, B);
8 or (or out, A, B);
  nand(nand_out, A, B);
0
  nor(nor_out, A, B);
  xor(xor out, A, B);
  xnor(xnor_out, A, B);
  not(Anot_out, A);
  not (Bnot out, B);
  endmodule
6
```

We used the same functions as before to implement this code. There are eight functions and eight outputs for each function. We used the gates that we had used in section 1.2.1. The structural code is written as explained on page 6.

#### SCHEMATIC OF LOGIC UNIT:



The schematic was made by examining the figure. The figure was very effective to visualize, code and implement the logic unit.

#### LOGIC UNIT TESTBENCH CODE:

```
module logic_unit_testbench();

module logic_unit_testbench();

reg A_TB, B_TB;

wire and out_TB, or_out_TB, nand_out_TB, nor_out_TB, xor_out_TB, xnor_out_TB, Anot_out_TB, Bnot_out_TB;

logic_unit DUT(A_TB, B_TB, and_out_TB, or_out_TB, nand_out_TB, nor_out_TB, xor_out_TB, xnor_out_TB, Anot_out_TB, Bnot_out_TB);

initial

logic_unit DUT(A_TB, B_TB, and_out_TB, or_out_TB, nor_out_TB, xor_out_TB, xnor_out_TB, Anot_out_TB, Bnot_out_TB);

initial

logic_unit DUT(A_TB, B_TB, and_out_TB, or_out_TB, nor_out_TB, xor_out_TB, xnor_out_TB, Anot_out_TB, Bnot_out_TB);

initial

logic_unit DUT(A_TB, B_TB, and_out_TB, or_out_TB, nor_out_TB, xor_out_TB, xnor_out_TB, xnor_
```

The testbench code was written as explained on page 6. Four rows were needed as each gate had four inputs.

#### Logic Design

#### MODELSIM SIMULATION OF LOGIC UNIT:

| <b>%</b> 1 <b>~</b>               | Msgs   |               |     |    |     |      |     |      |     |
|-----------------------------------|--------|---------------|-----|----|-----|------|-----|------|-----|
| /logic_unit_testbench/A_TB        | 1      |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/B_TB        | 1      |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/and_out_TB  | St1    |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/or_out_TB   | St1    |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/nand_out_TB | St0    |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/nor_out_TB  | St0    |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/xor_out_TB  | St0    |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/xnor_out_TB | St1    |               |     |    |     |      |     |      |     |
| /logic_unit_testbench/Anot_out_TB | St0    |               |     |    |     |      |     |      |     |
| //ogic_unit_testbench/Bnot_out_TB | St0    |               |     |    |     |      |     |      |     |
|                                   |        |               |     |    |     |      |     |      |     |
| △₽.● Now                          | 700 ps | OS CONTRACTOR | 100 | ps | 200 | ) ps | 300 | ) ps | 40( |

| A | B | and | 00 | nand | 000 | xor | nonx | A' | B' |
|---|---|-----|----|------|-----|-----|------|----|----|
| 0 | 0 | 0   | 0  | 11   | 1   | 0   | 1    | 1  | 1  |
| 0 | 1 | 0   | 1  | 1    | 0   | 1   | 0    | 1  | 0_ |
| 1 | 0 | 0   | 1  | 1    | 0   | 1   | 0    | 0  | 11 |
| 1 | 1 | 1   | 1  | 0    | 0   | 0   | 1    | 0  | 0  |

I compiled the truth tables that we wrote to make it easier to compare to the logic unit simulation.



For the 0 to 100 PS: mark the inputs are A = 0 and B = 0. This is the same as the first row of the truth table. We can see that the outputs are the same as the truth table outputs.

and: 0, or: 0, nand: 1, nor: 1, xor: 0, xnor: 1, Anot: 1, Bnot: 1



100 to 200 PS: mark is the same as the second row.

and: 0, or: 1, nand: 1, nor: 0, xor: 1, xnor: 0,

Anot: 1, Bnot: 0



#### Logic Design

#### 1.3 Preliminary Work: Bakery Profit Calculator

#### 1.2.2 Bakery Profit Calculator

In this design, you will implement a simple digital circuit to compute total profits made by a bakery based on the kinds of deserts that they are baking. Bakery owner has to follow the set of guidelines below for setting up the bakery.

- Baker can bake donuts, brownies, eclairs, and croissants on his bakery but cannot produce all at the same time.
- 2. The bakery does not have enough space to bake more than 2 different types of deserts. Therefore, his bakery never has more than 2 types of deserts at any particular time.
- 3. Each type of the desert earns a certain level of profit for the bakery. Donuts earn him a profit of 4 units, brownies earn him a profit of 2 units, eclairs earn a profit of 3 units and croissants being small livestock earn him a profit of 1 unit.
- 4. The total profit of the bakery is the sum of profits made by each type of desert that is baked with the exceptions provided below.
- 5. Brownies and croissants have very different ingredients, so Baker needs to spend extra for the sourcing of ingredients for each separately. Therefore, if he plans to bake brownies and croissants together then his profits go down by 1 unit.
- 6. Similarly, if he bakes donuts and croissants his profits go down by 1 unit because of extra sourcing costs. Additionally, donuts have a chance to require more labor than croissants on the bakery. This further reduces his profits by 1 unit.
- 7. However, croissants and eclairs do very well if baked together. They have many similarities especially with respect to the kind of ingredients they have. Also due to the huge demand for eclairs and croissants, the profit they make goes up by 1 unit if croissants and eclairs are baked together.

Your objective is to design a digital circuit which takes in the types of deserts on the bakery and outputs a binary number representing the corresponding profit. The four input bits are C (Croissants), E (Eclairs), D (Donuts), and B (Brownies), and the output bits are, P2, P1, P0, such that P2 is the most significant bit. Begin by creating a truth table containing all of the input combinations. Because there are four input bits, your table should contain 24 = 16 rows. Then fill in the output columns of your truth table based on the guidelines provided above. For outputs that are not possible due to restrictions on the bakery, insert 'X' to represent "don't cares." Once your truth table is complete, use Karnaugh Maps as discussed in class to simplify the Boolean algebra expressions for each of the output bits. To conclude the design, draw a schematic of the final digital circuit. Be sure to label all inputs and outputs.

### Logic Design

| C | E | D | B | P2 | PI | PO  |      |
|---|---|---|---|----|----|-----|------|
| 0 | 0 | 0 | 0 | 0  | 0  | 0   | => 0 |
| 0 | 0 | 0 | 1 | 0  | 1  | 6   | =7 2 |
| 0 | 0 | L | 0 | 1  | 0  | 0   | => 4 |
| 0 | 0 | L | 1 | 1  | 1  | 0   | =76  |
| 6 | 1 | 0 | 0 | 0  | 1  | × 1 | =73  |
| 0 |   | 0 |   | 1  | 0  | 1   | =75  |
| 0 | 1 | l | 0 | 1  | 1  | 1   | ニフィ  |
| ٥ | 1 | ( | ( | X  | X  | X   | _    |
| L | 0 | 0 | 0 | 0  | 0  | 1   | =7 1 |
| 1 | 0 | 0 | ı | 0  | 1  | 0   | => 1 |
| 1 | 0 | L | 0 | 0  | 1  | 1   | =73  |
| 1 | v | 1 | 1 | ×  | ×  | X   |      |
|   |   | 0 | 0 | 1  | 0  | 1   | =75  |
|   |   | 0 |   | X  | X  | X   |      |
|   |   |   | 0 | X  | X  | X   |      |
| 1 | ( | L | 1 | ×  | ×  | X   |      |

Based on the conditions given above, we each created a truth table. Then compared them to make sure it is correct. We put "don't care" conditions for when more than two inputs exist because the bakery is said to be unable to produce more than two types of pastries. For the rest we summed up the profits made for each pastry. In conditions where brownies and croissants were made, we took 1 unit of profit off. For donuts and croissants, we took 2 units of profit off. For croissants and eclairs, we added 1 unit of profit.

Later we drew KMAPs for each output.

#### P2:



### Logic Design

#### P1:



#### P0:



After concluding the outputs as:

- P2 = DC' + BE + CE
- P1 = DC + E'B + EB'C'
- P0 = E + B'C

I drew schematics for each output so we can easily create the big Quartus schematic with all the outputs.

#### P2:

C prime and D connected to an and gate.



C and E connected to an and gate.

B and E connected to an and gate.

All of them are connected to an or gate

### Logic Design

#### P1:

C and D connected to an and gate.



E prime and B connected to an and gate.

E, B prime and C prime is connected to an and gate.

All of them are connected to an or gate.

#### P0:



B prime and C is connected to an and gate.

And this is connected with E to an or gate.

Drawing for each output made it easier to create the Bakery Profit Calculator schematic.



We also simulated the schematic to make sure the scheme was correct.



- PO: 0, 0, 0, 0, 1, 1, 1, 1, 1, 0, 1, 0, 1, 1, 1, 1
- P1: 0, 1, 0, 1, 1, 0, 1, 0, 0, 1, 1, 1, 0, 0, 1, 1
- P2: 0, 0, 1, 1, 0, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1



Except the "don't care" values, the outputs match therefore the schematic is confirmed to be correct.

#### Logic Design

Now, based on the schematic we wrote our structural bakery profit calculator Verilog code.

```
1
 2
     module bakery profit calculator (P2, P1, P0, C, E, D, B);
 3
 4
     input C; //croissants
 5
     input E; //eclairs
     input D; //donuts
 6
 7
     input B; //brownies
 8
 9
     output P2, P1, P0;
10
     wire C not, E not, B not;
11
12
     not (C not, C);
13
     not (E not, E);
14
     not (B not, B);
15
     // P2:
16
17
     wire w1, w2, w3;
18
19
     and (w1, D, C not);
20
     and (w2, B, E);
21
     and (w3, C, E);
22
23
     or(P2, w1, w2, w3);
24
25
     // P1:
26
     wire w4, w5, w6;
27
28
     and (w4, D, C);
29
     and (w5, E not, B);
30
     and(w6, E, B not, C not);
31
32
     or(P1, w4, w5, w6);
33
     // P0:
34
35
     wire w7;
36
37
     and(w7, B not, C);
38
39
     or(P0, w7, E);
40
41
42
    endmodule
```

#### Logic Design

However, we quickly realized that writing the code as structural meant that we couldn't assign the "don't care" values. So, we wrote a behavioral code to use instead. For a behavioral code, we assigned each bit for the output based on each input. Similarly to a testbench we wrote somewhat of a truth table for the inputs. The difference however was that we used conditional statements for each row. For example, for row one of P2, we can read it as: if C is 0, if E is 0, if D is 0 if B is 0 then P2 is 0.

Unfortunately, we didn't know how to combine the statements so that we only had to write one condition with different outputs. So, we settled on created three assign blocks for each output.

```
module bakery profit calculator behavioral (P2, P1, P0, C, E, D, B);
  3
  4
                 input C; //croissants
  5
                 input E; //eclairs
  6
                 input D; //donuts
  7
                 input B; //brownies
  8
  9
                 output P2, P1, P0;
10
11
                 assign \cdot P2 \cdot = \cdot ((C \cdot = -1'b0) \cdot \epsilon \epsilon \cdot (E \cdot = -1'b0) \cdot \epsilon \epsilon \cdot (D \cdot = -1'b0) \cdot \epsilon \epsilon (B \cdot = -1'b0)) \cdot ? \cdot 1'b0:
12
                 \rightarrow \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-·1'b0)·ss·(E·=-·1'b0)·ss·(D·=-·1'b0)·ss(B·=-·1'b1))·?·1'b0:
                 \rightarrow \rightarrow \rightarrow \rightarrow ((\texttt{C} \cdot == \cdot \texttt{1'b0}) \cdot \texttt{ss} \cdot (\texttt{E} \cdot == \cdot \texttt{1'b0}) \cdot \texttt{ss} \cdot (\texttt{D} \cdot == \cdot \texttt{1'b1}) \cdot \texttt{ss} (\texttt{B} \cdot == \cdot \texttt{1'b0})) \cdot ? \cdot \texttt{1'b1}:
13
14
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E \cdot == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (D \cdot == \cdot 1'b1) \cdot \epsilon \epsilon (B \cdot == \cdot 1'b1)) \cdot ? \cdot 1'b1:
15
                  \longrightarrow \longrightarrow \longrightarrow ((C \cdot == \cdot 1 \cdot b0) \cdot \&\& \cdot (E \cdot == \cdot 1 \cdot b1) \cdot \&\& \cdot (D \cdot == \cdot 1 \cdot b0) \cdot \&\& \cdot (B \cdot == \cdot 1 \cdot b0)) \cdot ? \cdot 1 \cdot b0:
16
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E \cdot == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D \cdot == \cdot 1'b0) \cdot \epsilon \epsilon (B \cdot == \cdot 1'b1)) \cdot ? \cdot 1'b1:
17
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-·1'b0)·&&·(E·=-·1'b1)·&&(B·=-·1'b1)·&&(B·=-·1'b0))·?·1'b1:
18
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-·1'b0)·&&·(E·=-·1'b1)·&&(B·=-·1'b1)·&&(B·=-·1'b1))·?··1'bx:
19
20
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-1'b1)·&&·(E·=-1'b0)·&&·(D·=-1'b0)·&&(B·=-1'b0))·?·1'b0:
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b0) \cdot \epsilon \epsilon (B == \cdot 1'b1)) \cdot ? \cdot 1'b0:
21
                  \rightarrow \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E \cdot == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (D \cdot == \cdot 1'b1) \cdot \epsilon \epsilon (B \cdot == \cdot 1'b0)) \cdot ? \cdot 1'b0:
22
23
24
                  \longrightarrow \longrightarrow \longrightarrow ((\texttt{C} \cdot == \cdot \texttt{l'bl}) \cdot \texttt{\&\&} \cdot (\texttt{E} \cdot == \cdot \texttt{l'b0}) \cdot \texttt{\&\&} \cdot (\texttt{D} \cdot == \cdot \texttt{l'bl}) \cdot \texttt{\&\&} (\texttt{B} \cdot == \cdot \texttt{l'b1})) \cdot ? \cdot \texttt{l'bx};
                  \rightarrow \rightarrow \rightarrow \rightarrow ((\texttt{C} \cdot == \cdot \texttt{1'b1}) \cdot \texttt{ss} \cdot (\texttt{E} \cdot == \cdot \texttt{1'b1}) \cdot \texttt{ss} \cdot (\texttt{D} \cdot == \cdot \texttt{1'b0}) \cdot \texttt{ss} \cdot (\texttt{B} \cdot == \cdot \texttt{1'b0})) \cdot ? \cdot \texttt{1'b1}:
                 \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1 b1) \cdot \epsilon \epsilon \cdot (E == \cdot 1 b1) \cdot \epsilon \epsilon \cdot (D == \cdot 1 b1) \cdot \epsilon \epsilon \cdot (B == \cdot 1 b1)) \cdot 2 \cdot 1 b \epsilon :
25
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b1) \cdot \epsilon \epsilon (B == \cdot 1'b0)) \cdot ? \cdot 1'bx:
                  26
27
28
                 assign P1 = ((C = 1'b0) \cdot \epsilon \epsilon \cdot (E = 1'b0) \cdot \epsilon \epsilon \cdot (D = 1'b0) \cdot \epsilon \epsilon (B = 1'b0)) \cdot \epsilon \epsilon (B = 1'b0)) \cdot \epsilon \epsilon \cdot (B = 1'b0)
29
                  \rightarrow \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b0) \cdot \epsilon \epsilon (B == \cdot 1'b1)) \cdot ? \cdot 1'b1:
                  \longrightarrow \longrightarrow \longrightarrow (\,(\texttt{C} \cdot == \cdot \, \texttt{1'b0}) \, \cdot \, \texttt{\&\&} \cdot \, (\texttt{E} \cdot == \cdot \, \texttt{1'b0}) \, \cdot \, \texttt{\&\&} \cdot \, (\texttt{D} \cdot == \cdot \, \texttt{1'b1}) \, \cdot \, \texttt{\&\&} \, (\texttt{B} \cdot == \cdot \, \texttt{1'b0}) \,) \, \cdot \, ? \cdot \, \texttt{1'b0} \colon
30
31
32
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·==·1'b0)·&&·(E·==·1'b0)·&&(B·==·1'b1)·&&(B·==·1'b1))·?·1'b1:
                 \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot = \cdot 1'b0) \cdot \varepsilon \varepsilon \cdot (E \cdot = \cdot 1'b1) \cdot \varepsilon \varepsilon \cdot (D \cdot = \cdot 1'b0) \cdot \varepsilon \varepsilon (B \cdot = \cdot 1'b0)) \cdot 2 \cdot 1'b1:
33
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b0) \cdot \epsilon \epsilon (B == \cdot 1'b1)) \cdot ? \cdot 1'b0:
34
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot = \cdot 1'b0) \cdot \varepsilon \varepsilon \cdot (E \cdot = \cdot 1'b1) \cdot \varepsilon \varepsilon \cdot (D \cdot = \cdot 1'b1) \cdot \varepsilon \varepsilon (B \cdot = \cdot 1'b0)) \cdot ? \cdot 1'b1:
35
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b1) \cdot \epsilon \epsilon (B == \cdot 1'b1)) \cdot ? \cdot 1'bx:
36
                 \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-1'b1)·ss·(E·=-1'b0)·ss·(D·=-1'b0)·ss(B·=-1'b0))·?·1'b0:
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E \cdot == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (D \cdot == \cdot 1'b0) \cdot \epsilon \epsilon (B \cdot == \cdot 1'b1)) \cdot ? \cdot 1'b1:
37
38
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-·1'b1)·&&·(E·=-·1'b0)·&&·(D·=-·1'b1)·&&(B·=-·1'b0))·?·1'b1:
39
                  \rightarrow \rightarrow \rightarrow \rightarrow ((\texttt{C} \cdot == \cdot \texttt{1'b1}) \cdot \texttt{ss} \cdot (\texttt{E} \cdot == \cdot \texttt{1'b0}) \cdot \texttt{ss} \cdot (\texttt{D} \cdot == \cdot \texttt{1'b1}) \cdot \texttt{ss} (\texttt{B} \cdot == \cdot \texttt{1'b1})) \cdot ? \cdot \texttt{1'bx};
40
41
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-1'b1)·&&·(E·=-1'b1)·&&·(D·=-1'b0)·&&(B·=-1'b0))·?·1'b0:
                  \rightarrow \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b0) \cdot \epsilon \epsilon (B == \cdot 1'b1)) \cdot ? \cdot 1'bx:
42
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E \cdot == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D \cdot == \cdot 1'b1) \cdot \epsilon \epsilon (B \cdot == \cdot 1'b0)) \cdot ? \cdot 1'bx:
                  43
44
45
                 assign P0 = ((C = 1'b0) εε (E = 1'b0) εε (D = 1'b0) εε (D = 1'b0) εε (B = 1'b0)) ? 1'b0:
46
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b0) \cdot \epsilon \epsilon (B == \cdot 1'b1)) \cdot ? \cdot 1'b0:
                  \rightarrow \rightarrow \rightarrow \rightarrow ((\texttt{C} \cdot == \cdot \texttt{1'b0}) \cdot \texttt{ss} \cdot (\texttt{E} \cdot == \cdot \texttt{1'b0}) \cdot \texttt{ss} \cdot (\texttt{D} \cdot == \cdot \texttt{1'b1}) \cdot \texttt{ss} \cdot (\texttt{B} \cdot == \cdot \texttt{1'b0})) \cdot ? \cdot \texttt{1'b0};
47
48
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·==·1'b0)·&&·(E·==·1'b0)·&&(B·==·1'b1)·&&(B·==·1'b1))·?·1'b0:
49
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-·1'b0)·&&·(E·=-·1'b1)·&&·(D·=-·1'b0)·&&(B·=-·1'b0))·?·1'b1:
50
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot = \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E \cdot = \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D \cdot = \cdot 1'b0) \cdot \epsilon \epsilon (B \cdot = \cdot 1'b1)) \cdot ? \cdot 1'b1:
51
                  \longrightarrow \longrightarrow \longrightarrow ((C \cdot == \cdot 1 \cdot b0) \cdot \&\& \cdot (E \cdot == \cdot 1 \cdot b1) \cdot \&\& \cdot (D \cdot == \cdot 1 \cdot b1) \cdot \&\& \cdot (B \cdot == \cdot 1 \cdot b0)) \cdot ? \cdot 1 \cdot b1:
52
53
                  \rightarrow \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b0) \cdot \epsilon \epsilon \cdot (E == \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D == \cdot 1'b1) \cdot \epsilon \epsilon (B == \cdot 1'b1)) \cdot ? \cdot 1'bx:
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·==·1'b1)·&&·(E·==·1'b0)·&&·(D·==·1'b0)·&&(B·==·1'b0))·?·1'b1:
54
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C == \cdot 1'b1) \cdot ss \cdot (E == \cdot 1'b0) \cdot ss \cdot (D == \cdot 1'b0) \cdot ss (B == \cdot 1'b1)) \cdot ? \cdot 1'b0:
55
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot = \cdot 1'b1) \cdot \&\& \cdot (E \cdot = \cdot 1'b0) \cdot \&\& \cdot (D \cdot = \cdot 1'b1) \cdot \&\& (B \cdot = \cdot 1'b0)) \cdot ? \cdot 1'b1:
56
57
58
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot = \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E \cdot = \cdot 1'b0) \cdot \epsilon \epsilon \cdot (D \cdot = \cdot 1'b1) \cdot \epsilon \epsilon (B \cdot = \cdot 1'b1)) \cdot ? \cdot 1'bx:
                  \rightarrow \rightarrow \rightarrow \rightarrow ((\texttt{C} \cdot == \cdot \texttt{l'bl}) \cdot \texttt{ss} \cdot (\texttt{E} \cdot == \cdot \texttt{l'bl}) \cdot \texttt{ss} \cdot (\texttt{D} \cdot == \cdot \texttt{l'b0}) \cdot \texttt{ss} \cdot (\texttt{B} \cdot == \cdot \texttt{l'b0})) \cdot ? \cdot \texttt{l'bl}
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C·=-·1'b1)·&&·(E·=-·1'b1)·&&·(D·=-·1'b0)·&&(B·=-·1'b1))·?·1'bx:
59
                  \rightarrow \rightarrow \rightarrow \rightarrow ((C \cdot = \cdot 1'b1) \cdot \epsilon \epsilon \cdot (E \cdot = \cdot 1'b1) \cdot \epsilon \epsilon \cdot (D \cdot = \cdot 1'b1) \cdot \epsilon \epsilon (B \cdot = \cdot 1'b0)) \cdot ? \cdot 1'bx:
60
61
                  endmodule
```

#### Logic Design

It was time to test the code with a simulation. Therefore, a testbench was created as explained before.

```
module bakery profit calculator testbench();
  3
           reg C TB, E TB, D TB, B TB;
          wire P2_out, P1_out, P0_out;
          bakery profit calculator behavioral DUT(P2 out, P1 out, P0 out, C TB, E TB, D TB, B TB);
10
         initial
11
       ⊟→begin
12
13
                        →C_TB·=·1'b0; E_TB·=·1'b0; D_TB·=·1'b0; B_TB·=·1'b0; #100;
14
15
             \longrightarrow C_{TB} = 1'b0; E_{TB} = 1'b0; D_{TB} = 1'b0; B_{TB} = 1'b1; \#100;
            \begin{array}{c} \longrightarrow & \to \subset TB = 1 \text{ 'b0; } \to TB = 1 \text{ 'b0; } \to TB = 1 \text{ 'b1; } \to TB = 1 \text{ 'b0; } \#100; \\ \longrightarrow & \to \subset TB = 1 \text{ 'b0; } \to TB = 1 \text{ 'b0; } \to TB = 1 \text{ 'b1; } \to TB = 1 \text{ 'b1; } \#100; \\ \longrightarrow & \to \subset TB = 1 \text{ 'b0; } \to TB = 1 \text{ 'b1; } \to TB = 1 \text{ 'b1; } \#100; \\ \longrightarrow & \to \subset TB = 1 \text{ 'b0; } \to TB = 1 \text{ 'b1; } \to TB = 1 \text{ 'b1; } \to TB = 1 \text{ 'b1; } \#100; \\ \longrightarrow & \to \subset TB = 1 \text{ 'b0; } \to TB = 1 \text{ 'b1; } \to TB = 1 \text{ 'b1; } \#100; \\ \end{array}
16
17
18
19

→ → C TB = 1'b0; E TB = 1'b1; D TB = 1'b1; B TB = 1'b0; #100;
→ → C TB = 1'b0; E TB = 1'b1; D TB = 1'b1; B TB = 1'b1; #100;

20
21
               \rightarrow \rightarrow C \text{ TB} = 1 \text{ 'b1; } E \text{ TB} = 1 \text{ 'b0; } D \text{ TB} = 1 \text{ 'b0; } B \text{ TB} = 1 \text{ 'b1; } \#100;
\rightarrow \rightarrow C \text{ TB} = 1 \text{ 'b1; } E \text{ TB} = 1 \text{ 'b0; } D \text{ TB} = 1 \text{ 'b0; } B \text{ TB} = 1 \text{ 'b1; } \#100;
22
23
               \rightarrow \rightarrow C \text{ TB} = 1 \text{ 'b1; } E \text{ TB} = 1 \text{ 'b0; } D \text{ TB} = 1 \text{ 'b1; } B \text{ TB} = 1 \text{ 'b0; } \#100;
\rightarrow \rightarrow C \text{ TB} = 1 \text{ 'b1; } E \text{ TB} = 1 \text{ 'b0; } D \text{ TB} = 1 \text{ 'b1; } B \text{ TB} = 1 \text{ 'b1; } \#100;
24
25
            26
27
28
29
30
31
32
           endmodule
```

There were 16 rows because there are four inputs.

#### MODELSIM SIMULATION





For between 0 - 100 PS: The outputs are all 0.

#### Logic Design



For between 100 - 200PS: The outputs are 0,
1 and 0. So the profit made is 2 units.



For between 200 - 300PS: The outputs are 1,
0,0. So the profit made is 4 units.



For between 300 - 400PS: The outputs are 1,
1, 0. So the profit made is 6 units.



For between 400 - 500
PS: The outputs are 0,
1, 1. So the profit
made is 3 units.

#### Logic Design



For between 500 - 600
PS: The outputs are 1,
0, 1. So the profit
made is 5 units.



For between 600 - 700

PS: The outputs are 1,

1, 1. So the profit

made is 7 units.



For between 700 - 800PS: The outputs are X,
X, X. This is because there are three inputs which is not possible.



For between 800 - 900

PS: The outputs are 0,

0, 1. So the profit

made is 1 unit.

#### Logic Design



For between 900 - 1000
PS: The outputs are 0,
1, 0. So the profit
made is 2 units.



For between 1000 - 1100PS: The outputs are 0,
1, 1. So the profit made is 3 units.



For between 1100 - 1200PS: The outputs are X,
X, X. This is because there are three inputs which is not possible.



For between 1200 - 1300PS: The outputs are 1,
0, 1. So the profit
made is 5 units.

#### Logic Design



The outputs are matching the truth table. The bakery profit calculator is working.

### Logic Design

#### 1.4 Conclusion:

We created a working Logic Unit and a Bakery Profit Calculator. The Logic Unit is outputting the outputs of the gates: AND, OR, NAND, NOR, XOR, XNOR and NOT. The Bakery profit calculator outputs the profit for each pastry combination.

First, we drew tables. Then created schematics. Wrote codes based on the tables and the schematics. Then we simulated the code we wrote. After tracing the simulation, we concluded that our work was correct.